

# Digital Circuit Design

Course Code: EBU4202 School of Electronic Engineering and Computer Science

| Lab Sheet 3: Sequential Logic Circuits      | Date:                                |
|---------------------------------------------|--------------------------------------|
| Student's Family Name, Given Name (pinyin): | Student's BUPT Number, Class Number: |
| Official Email:                             | Total Mark (out of 36):              |

#### **IMPORTANT:**

- (a) <u>In advance of the lab session</u>: Print this Lab Sheet, read it and complete all the indicated "Preparatory Work".
- (b) On the day of the lab session: Ensure that you have your notes to hand (taken during **Lab Session 1**) about how to set up the *Test Bench*.
- (c) Write all your answers on this Lab Sheet, where indicated.
- (d) Use additional A4 sheets of paper if you require more space to write your answers, ensuring that the question numbers are indicated clearly.
- (e) Before handing in your Lab Sheet, make sure that you fill in the Table above with your personal details, *and* staple any additional answer sheets (with your name written on them) together with this Lab Sheet.

## 1. Learning Objectives

In this set of experiments, you will study and build sequential digital circuits. These circuits have memory and include flip-flops, which are the basic building blocks of computer registers and memories. You will be looking at latches and flip-flops, as well as shift registers which are built from flip-flops.

Please note that all the circuits you build during this experiment will require the *Test Bench* previously described in **Lab Sheet 1**; you need to assemble this before you start your experiments.

## 2. Preparatory Work

It is <u>essential</u> to be well prepared before starting this Lab Session. Read the Lab Sheet thoroughly, do all the background design work for **Experiments 1** and **2**, and produce properly numbered circuit diagrams where indicated. You should do all the **Preparatory Work** before the Lab Session takes place.

Use your textbook and lecture slides to review what SR latches and JK flip-flops do and how they can be implemented using the combinational logic gates that you used previously. Then plan how you will build or investigate the circuits in **Experiments 1** through to 3.

## 3. Logic Gates

You will be using the following TTL integrated circuits to build and investigate the sequential circuits described in this Lab Sheet:

- ✓ 2 x 7400 (labelled *HD74LS00P*) Quadruple 2-input NAND gates
- ✓ 1 x 7404 (labelled *HD74LS04P*) Hex inverters
- ✓ 1 x 7408 (labelled *HD74LS08P*) Quadruple 2-input AND gates
- ✓ 1 x 7474 (labelled *HD74LS74P*) Dual D type flip-flops
- ✓ 2 x 7476 (labelled *HD74LS76P*) Dual JK flip-flops with preset and clear

The pin-outs and schematic diagrams for these ICs can be found in the **Appendix** of this Lab Sheet. In addition, you also require a power supply unit and an oscillator with a TTL output (see **Figure 1**).



**Figure 1** – Oscillator with TTL output $^{1}$ .

## 4. Experiments

For the Characteristic Table of each latch/flip-flop, take the present state, **Qn**, of the output **Q**, to be an effective input to the following latches/flip-flops. Therefore e.g., the inputs to the first latch in this Lab Session are **Qn**, **S** and **R**, and the output is **Qn+1**, giving 8 lines in the Characteristic Table (see **Table 1**).

| Inputs | Current State | Next State  | State Comment |  |
|--------|---------------|-------------|---------------|--|
| SR     | Qn            | Qn+1        |               |  |
| 0.0    | 0             | 0           | Hold          |  |
| 0.0    | 1             | 1           | Hold          |  |
| 0.1    | 0             | 0           | Reset         |  |
| 0.1    | 1             | 0           | Reset         |  |
| 1 0    | 0             | 1           | Set           |  |
| 10     | 1             | 1           | Set           |  |
| 1 1    | 0             | Oscillating | Invalid       |  |
| 1 1    | 1             | Oscillating | Invalid       |  |

**Table 1** – Characteristic Table of an SR latch.

\_

<sup>&</sup>lt;sup>1</sup> Please **note** that the picture of an oscillator in **Figure 1** is provided for illustration purposes only, as the oscillator available in your hardware lab may not look exactly like this (e.g., it may be from a different manufacturer).

### **EXPERIMENT 1** – SR Latches & D Latches

In this experiment, you will be studying and constructing three different types of latches: an SR latch, an SR latch with Control Input (aka Clocked SR latch) and a D latch (aka Clocked D latch).

Question 4.1.1 [1 Mark] – (Preparatory Work) Write the Functional Table for an SR latch (using two NAND gates).

Answer to Ouestion 4.1.1

Question 4.1.2 [2 Marks] – (Preparatory Work) Draw a labelled circuit diagram of an SR latch using two NAND gates.

Answer to Ouestion 4.1.2

**Question 4.1.3** [6 Marks] – Study, construct and verify the operation of an SR latch (built using two NAND gates – see **Figure 2**), and then describe in your own words how an SR latch works. Your answer must also include a labelled schematic diagram of your SR latch. **Note**: Please make sure you indicate how different pins are connected.

Answer to Ouestion 4.1.3

| <b>Question 4.1.4</b> [2 Marks] – ( Preparatory Work ) Write both the Characteristic Table and Functional Table for a clocked SR latch (using four NAND gates). |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Answer to Ouestion 4.1.4                                                                                                                                        |
| ALIMON CA CO O MEGNACIA INTV                                                                                                                                    |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
| Question 4.1.5 [2 Marks] – (Preparatory Work) Draw a <u>labelled circuit diagram</u> of a clocked SR                                                            |
| latch using four NAND gates.                                                                                                                                    |
|                                                                                                                                                                 |
| Answer to Ouestion 4.1.5                                                                                                                                        |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |
|                                                                                                                                                                 |

**Question 4.1.6** [6 Marks] – Study, construct and verify the operation of a clocked SR latch (built using four NAND gates – see Figure 2), and then <u>describe in your own words how a clocked SR latch works</u>. Your answer must also include a <u>labelled schematic diagram</u> of your clocked SR latch. **Note**: Please make sure you indicate how different pins are connected.

| Answer to Ouestion 4.1.6                                                                                                                                 |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
| <b>Question 4.1.7</b> [2 Marks] – ( Preparatory Work ) Write both the Characteristic Table and Functional Table for a D latch.                           |  |  |  |  |  |
| Answer to Ouestion 4.1.7                                                                                                                                 |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
| <b>Question 4.1.8</b> [2 Marks ] – ( Preparatory Work ) Draw a labelled circuit diagram of a D latch, formed by adding a NOT gate to a clocked SR latch. |  |  |  |  |  |
| Answer to Ouestion 4.1.8                                                                                                                                 |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |
|                                                                                                                                                          |  |  |  |  |  |

| a NOT gate to a clocked SR latch – see <b>Figure 2</b> and <b>Figure 3</b> ), and then describe in your own words how a D latch works. Your answer must also include a <u>labelled schematic diagram</u> of your D latch. <b>Note</b> : Please make sure you indicate how different pins are connected.                                                                                                                                                                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Answer to Ouestion 4.1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| EXPERIMENT 2 – JK Flip-Flops                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| <ol> <li>In this experiment, you will be studying and constructing a JK type Master-Slave Flip-Flop, using 7476 IC (see Figure 6). When building this flip-flop, please note the following:         <ol> <li>The PRESETnot (P') and CLEARnot (C') inputs enable the flip-flop's initial conditions to be established.</li> </ol> </li> <li>Both inputs P' and C' are active low, so that if P'=0 and C'=1, then Q=1. However, if P'=1 and C'=0, then Q=0.</li> <li>For normal operation, set up your JK flip-flop so that P'=C'=1.</li> </ol> |  |  |  |  |
| Question 4.2.1 [3 Marks] – ( Preparatory Work) Describe in your own words how a JK master-slave flip-flop works. Your answer <u>must</u> include an explanation of what the "master-slave" part of the flip-flop's name means.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Answer to Ouestion 4.2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

Question 4.1.9 [6 Marks] - Study, construct and verify the operation of a D latch (built by adding

| Please take into account the instructions given at the beginning of this experiment. |  |             |               |  |  |
|--------------------------------------------------------------------------------------|--|-------------|---------------|--|--|
|                                                                                      |  | Answer to O | uestion 4.2.2 |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |
|                                                                                      |  |             |               |  |  |

**Question 4.2.2** [4 Marks] – Study, construct and verify the operation of a JK flip-flop (built using a 7476 IC – see **Figure 6**), by <u>writing the Characteristic Table</u> for a JK master-slave flip-flop. **Note**:

## 5. Appendix



Figure 2 – 7400 (labelled *HD74LS00P*) Quadruple 2-input NAND gates.



Figure 3 – 7404 (labelled *HD74LS04P*) Hex inverters.



Figure 4 – 7408 (labelled *HD74LS08P*) Quadruple 2-input AND gates.



**Figure 5** – 7474 (labelled *HD74LS74P*) Dual D-type Flip-Flops.



**Figure 6** – 7476 (labelled *HD74LS76P*) Dual JK Master-Slave Flip-Flops.

# **END OF Lab Session 3: Sequential Logic Circuits**